# **Project 2 Circuit Design Document**

# 4x1 Multiplexer Truth Table

| S <sub>1</sub> | S <sub>0</sub> | Output         |
|----------------|----------------|----------------|
| 0              | 0              | İo             |
| 0              | 1              | i <sub>1</sub> |
| 1              | 0              | i <sub>2</sub> |
| 1              | 1              | i <sub>3</sub> |

### Boolean Algebra

Output = 
$$i_0S_1'S_0' + i_1S_0S_1' + i_2S_0'S_{1+}i_3S_1S_0$$

# **Priority Encoder Truth Table**

| iз | i <sub>2</sub> | İ <sub>1</sub> | io | S <sub>1</sub> | S <sub>0</sub> | V |
|----|----------------|----------------|----|----------------|----------------|---|
| 0  | 0              | 0              | 0  | x              | x              | 0 |
| 0  | 0              | 0              | 1  | 0              | 0              | 1 |
| 0  | 0              | 1              | х  | 0              | 1              | 1 |
| 0  | 1              | х              | х  | 1              | 0              | 1 |
| 1  | х              | х              | х  | 1              | 1              | 0 |

### Boolean Algebra

$$S_0 = i_1 i_2 i_3 + i_3$$
  
 $S_1 = i_2 i_3 + i_3$ 

$$V = i_0i_1'i_2'i_3' + i_1i_2'i_3' + i_2i_3' + i_3$$